DocumentCode :
1080254
Title :
Estimation of GaAs static RAM performance
Author :
Ino, Masayuki ; Hirayama, Masahiro ; Kurumada, Katsuhiko ; Ohmori, Masamichi
Author_Institution :
Nippon Telegraph and Telephone Public Corporation, Tokyo, Japan
Volume :
29
Issue :
7
fYear :
1982
fDate :
7/1/1982 12:00:00 AM
Firstpage :
1130
Lastpage :
1135
Abstract :
A simple and accurate GaAs MESFET model for circuit simulation has been established. Calculated static and dynamic performance have been found to coincide well with experimental results. RAM performance with various FET´s was estimated adopting this model for the simulation. Reduction in series resistance by n+doping outside a gate and/or shortening source-drain distance is predicted to be very effective in improving not only access time, but also threshold-voltage margin. A 1-kbit static RAM with 0.8 ns at 400-mW dissipation power will be attainable by using a 0.5-µm gate length FET, with an allowable threshold-voltage standard deviation of 80 mV.
Keywords :
Circuit simulation; Electron mobility; Equivalent circuits; FETs; Gallium arsenide; Large scale integration; MESFET circuits; Semiconductor process modeling; Surface resistance; Threshold voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1982.20844
Filename :
1482341
Link To Document :
بازگشت