Title :
Analyzing ECL´s noise margin
Author :
Foley, J.B. ; Bannister, J.A.R.
Author_Institution :
Dept. of Microelectron. & Electr. Eng., Trinity Coll., Dublin, Ireland
fDate :
5/1/1994 12:00:00 AM
Abstract :
Although CMOS technologies continue to dominate VLSI, advanced bipolar technologies are emerging as a viable alternative, thanks to improvements in circuit density and yield. These bipolar technologies are chiefly directed towards very high-speed applications, mostly in the form of emitter coupled logic (ECL) or current mode logic (CML) circuit configurations. A key advantage of the ECL/CML circuit configuration is its ability to operate reliably at low voltage swings. There is, however, a trade-off: as the voltage swing is reduced, so also is the ability of the circuit to withstand unwanted input voltage variations, i.e., noise. While the speed and power dissipation characteristics of ECL/CML have received considerable analytical and quantitative treatment in the literature, the noise margin has earned little analytical attention. In this article, the authors derive an improved expression for the static noise margin of ECL.<>
Keywords :
VLSI; bipolar integrated circuits; emitter-coupled logic; integrated logic circuits; semiconductor device noise; CML circuit; ECL circuit; VLSI; bipolar technologies; current mode logic; emitter coupled logic; input voltage variations; static noise margin; very high-speed applications; CMOS logic circuits; CMOS technology; Circuit noise; Coupling circuits; Inverters; Lithography; Logic circuits; Power dissipation; Very large scale integration; Voltage;
Journal_Title :
Circuits and Devices Magazine, IEEE