DocumentCode :
108051
Title :
Top–Down Fabrication of Gate-All-Around Vertically Stacked Silicon Nanowire FETs With Controllable Polarity
Author :
De Marchi, Michele ; Sacchetto, Davide ; Jian Zhang ; Frache, Stefano ; Gaillardon, Pierre-Emmanuel ; Leblebici, Yusuf ; De Micheli, G.
Author_Institution :
Lab. of Integrated Syst., Ecole Polytech. Fed. de Lausanne, Lausanne, Switzerland
Volume :
13
Issue :
6
fYear :
2014
fDate :
Nov. 2014
Firstpage :
1029
Lastpage :
1038
Abstract :
As the current MOSFET scaling trend is facing strong limitations, technologies exploiting novel degrees of freedom at physical and architecture level are promising candidates to enable the continuation of Moore´s predictions. In this paper, we report on the fabrication of novel ambipolar Silicon nanowire (SiNW) Schottky-barrier (SB) FET transistors featuring two independent gate-all-around electrodes and vertically stacked SiNW channels. A top-down approach was employed for the nanowire fabrication, using an e-beam lithography defined design pattern. In these transistors, one gate electrode enables the dynamic configuration of the device polarity (n - or p-type) by electrostatic doping of the channel in proximity of the source and drain SBs. The other gate electrode, acting on the center region of the channel switches ON or OFF the device. Measurement results on silicon show Ion/Ioff >106 and subthreshold slopes approaching the thermal limit, ≈ 64 mV/dec (70 mV/dec) for p(n)-type operation in the same physical device. Finally, we show that the XOR logic operation is embedded in the device characteristic, and we demonstrate for the first time a fully functional two-transistor XOR gate.
Keywords :
MOSFET; electrodes; electron beam lithography; logic gates; nanowires; semiconductor device manufacture; semiconductor device testing; semiconductor doping; silicon; MOSFET; Moore´s predictions; SB FET transistors; Schottky-barrier FET transistors; Si; XOR gate; XOR logic operation; ambipolar silicon nanowire FET transistors; controllable polarity; device polarity; e-beam lithography; electrostatic doping; gate-all-around FET; gate-all-around electrodes; nanowire fabrication; top-down fabrication; vertically stacked FET; Fabrication; Logic gates; Nanoscale devices; Schottky barriers; Silicon; Sulfur hexafluoride; Transistors; Ambipolar Transistor; Ambipolar transistor; Bosch Process; Bosch process; Double- Gate; Dual-Gate; Gate-All-Around (GAA); Polarity Control; Silicon Nanowire (SiNW); Top-Down Fabrication; XOR Logic Gate.; XOR logic gate; double-gate; dual-gate; e-Beam Lithography; e-beam lithography; gate-all-around (GAA); polarity control; silicon nanowire (SiNW); top-down fabrication;
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2014.2363386
Filename :
6923475
Link To Document :
بازگشت