Title :
Video communications using rapidly reconfigurable hardware
Author :
Villasenor, John ; Jones, Chris ; Schoner, Brian
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
fDate :
12/1/1995 12:00:00 AM
Abstract :
Video coding has been implemented by using rapid reconfiguration to time share hardware for several sequential stages. This allows the chip area to be reduced by a factor proportional to the number of coding stages at the expense of some reconfiguration overhead and the added memory and control needed to implement reconfiguration. The results of this work suggest that run-time reconfiguration is a powerful technique with potential for a wide range of video applications in which temporal algorithm partitioning and rapid adaptivity are feasible and desired
Keywords :
adaptive signal processing; video coding; visual communication; chip area; coding stages; control; memory; rapid adaptivity; rapidly reconfigurable hardware; reconfiguration overhead; run-time reconfiguration; sequential stages; temporal algorithm partitioning; video applications; video coding; video communications; Codecs; Field programmable gate arrays; Hardware; Image coding; Logic arrays; Partitioning algorithms; Reconfigurable logic; Runtime; Video coding; Wireless communication;
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on