Title :
Power-efficient metastability error reduction in CMOS flash A/D converters
Author :
Portmann, Clemenz L. ; Meng, Teresa H Y
Author_Institution :
Rambus Inc., Mountain View, CA, USA
fDate :
8/1/1996 12:00:00 AM
Abstract :
A power and area efficient technique to reduce metastability errors in high-speed flash A/D converters is described. Pipelining to reduce error rates in an n-bit flash converter is accomplished with a bit pipeline scheme requiring n latches per pipeline stage instead of 2 n-1. A 7-b, 80 MHz prototype converter is implemented in 1.2-μm CMOS with measured metastability error rates of less than 10 -12 errors/cycle. The measured power is 307.2 mW with an 80-MHz sampling frequency. Without metastability error reduction circuitry, the estimated metastability error rate for the converter is 10-4 errors/cycle. Achieving an equivalent error rate with two pipeline stages of 2n-1 latches would require 3.48 times the power for the metastability error reduction circuitry. This corresponds to a reduction in total power by a factor of 1.24 compared with the comparator pipelined converter for Nyquist frequency inputs
Keywords :
CMOS integrated circuits; analogue-digital conversion; error statistics; pipeline processing; 1.2 micron; 307.2 mW; 7 bit; 80 MHz; CMOS; Nyquist frequency inputs; area efficient techniqu; bit pipeline scheme; equivalent error rate; error reduction; flash A/D converters; pipelining; power-efficient metastability error; sampling frequency; total power; Circuits; Error analysis; Frequency conversion; Frequency measurement; Latches; Metastasis; Pipeline processing; Power measurement; Prototypes; Sampling methods;
Journal_Title :
Solid-State Circuits, IEEE Journal of