DocumentCode :
1084124
Title :
High-level crosstalk defect Simulation methodology for system-on-chip interconnects
Author :
Bai, Xiaoliang ; Dey, Sujit
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California, La Jolla, CA, USA
Volume :
23
Issue :
9
fYear :
2004
Firstpage :
1355
Lastpage :
1361
Abstract :
For system-on-chips (SoC) using nanometer technologies, buses and long interconnects are susceptible to crosstalk defects that may lead to functional and timing failures. Testing for crosstalk defects is becoming important to ensure error-free operation of an SoC. To efficiently evaluate crosstalk-defect coverage of existing tests and facilitate the development of new crosstalk test methodologies, effective crosstalk-defect coverage-analysis techniques are needed. In this paper, we present an efficient high-level crosstalk-defect simulation methodology for interconnects dominated by capacitive coupling effects. A novel coupling defect-simulation model was developed and implemented in hardware description languages. The high-level crosstalk-defect simulation methodology was examined by SPICE simulations. Experimental results show the crosstalk defect simulation methodology efficiently provides high-fidelity defect-coverage results. The proposed methodology enables fast exploration and evaluation of different tests, leading to high-quality, low-cost manufacturing tests for crosstalk-induced ac failures.
Keywords :
SPICE; crosstalk; integrated circuit interconnections; integrated circuit testing; system-on-chip; SPICE simulations; capacitive coupling effects; coupling defect-simulation model; crosstalk test; crosstalk-defect coverage-analysis; crosstalk-induced ac failures; hardware description languages; high-level crosstalk defect simulation; system-on-chip interconnects; Built-in self-test; Capacitance; Circuit faults; Circuit testing; Coupling circuits; Crosstalk; Error-free operation; Integrated circuit interconnections; SPICE; System-on-a-chip; Crosstalk; SoC; defect; interconnect; simulation; system-on-chip;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2004.833612
Filename :
1327675
Link To Document :
بازگشت