DocumentCode :
108456
Title :
On the Accuracy of Digital Phase Sensitive Detectors Implemented in FPGA Technology
Author :
Vandenbussche, Jean-Jacques ; Lee, P. ; Peuteman, Joan
Author_Institution :
Sch. of Eng. & Digital Arts, Univ. of Kent, Canterbury, UK
Volume :
63
Issue :
8
fYear :
2014
fDate :
Aug. 2014
Firstpage :
1926
Lastpage :
1936
Abstract :
This paper investigates the possible causes of inaccuracy in a phase measurement system implemented using a digital lock-in amplifier architecture and built using FPGA technology. All contributions to the overall inaccuracy of the measurement are discussed and calculated or, when exact calculations cannot be made, their impact is carefully estimated. The theoretically derived worst case inaccuracies are compared with practical measurement results. This paper concludes that when phase measurement systems are used with signals with a low signal-to-noise ratio (SNR), the low-pass filter in the lock-in amplifier plays a critical role in the overall accuracy of the system whereas for applications with a high SNR the analog to digital converter is the major contributor to the overall measurement inaccuracy.
Keywords :
amplifiers; field programmable gate arrays; low-pass filters; phase detectors; phase measurement; sensors; FPGA technology; SNR; analog-digital converter; digital lock-in amplifier architecture; digital phase sensitive detector; low-pass filter; phase measurement system; signal-to-noise ratio; Accuracy; Attenuation; Bandwidth; Field programmable gate arrays; Phase measurement; Signal to noise ratio; FIR; FPGA; linear phase; localization system; lock-in amplifier; multiplicative finite impulse response (MFIR); phase sensitive detector (PSD); spectroscopy; spectroscopy.;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2014.2303257
Filename :
6746017
Link To Document :
بازگشت