Title :
A simple punchthrough model for short-channel MOSFET´s
Author :
Hsu, Fu-Chieh ; Muller, Richard S. ; Hu, Chenming ; Ko, Ping-Keung
Author_Institution :
Hewlett-Packard Laboratories, Palo Alto, CA
fDate :
10/1/1983 12:00:00 AM
Abstract :
Punchthrough currents impose severe limitations on the minimum channel length and leakage currents of scaled MOS transistors. A simple model is proposed to calculate the low-level punchthrough characteristics. Taking into account the two-dimensional geometrical effects, this model calculates the drain-induced barrier-lowering (DIBL) and the punchthrough current as a function of the processing parameters, and the gate, drain, and substrate bias. Experiments on devices with substrate dopings 6 × 1014and 6.6 × 1015cm-3and channel lengths from 1 to 2 µm show good agreement with the theory.
Keywords :
Breakdown voltage; Computer science; Doping; Laboratories; Leakage current; MOSFET circuits; Semiconductor process modeling; Solid modeling; Threshold voltage; Very large scale integration;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1983.21298