Title :
VLSI Implementation of a Soft-Output Signal Detector for Multimode Adaptive Multiple-Input Multiple-Output Systems
Author :
Liang Liu ; Lofgren, Johan ; Nilsson, Per-Ake ; Owall, Viktor
Author_Institution :
Dept. of Electr. & Inf. Technol., Lund Univ., Lund, Sweden
Abstract :
This paper presents a multimode soft-output multiple-input multiple-output (MIMO) signal detector that is efficient in hardware cost and energy consumption. The detector is capable of dealing with spatial-multiplexing (SM), space-division-multiple-access (SDMA), and spatial-diversity (SD) signals of 4 × 4 antenna and 64-QAM modulation. Implementation-friendly algorithms, which reuse most of the mathematical operations in these three MIMO modes, are proposed to provide accurate soft detection information, i.e., log-likelihood ratio, with much reduced complexity. A unified reconfigurable VLSI architecture has been developed to eliminate the implementation of multiple detector modules. In addition, several block level technologies, such as parallel metric update and fast bit-flipping, are adopted to enable a more efficient design. To evaluate the proposed techniques, we implemented the triple-mode MIMO detector in a 65-nm CMOS technology. The core area is 0.25 mm2 with 83.7 K gates. The maximum detecting throughput is 1 Gb/s at 167-MHz clock frequency and 1.2-V supply, which archives the data rate envisioned by the emerging long-term evolution advanced standard. Under frequency-selective channels, the detector consumes 59.3-, 10.5-, and 169.6-pJ energy per bit detection in SM, SD, and SDMA modes, respectively.
Keywords :
CMOS integrated circuits; Long Term Evolution; MIMO communication; VLSI; antenna arrays; quadrature amplitude modulation; signal detection; space division multiple access; CMOS technology; K gates; MIMO signal detector; QAM modulation; SDMA; antenna arrays; energy consumption; frequency 167 MHz; frequency selective channels; hardware cost; log-likelihood ratio; long-term evolution advanced standard; multimode adaptive systems; multiple detector modules; multiple-input multiple-output signal detector; reconfigurable VLSI architecture; size 65 nm; soft-output signal detector; space division multiple access; spatial multiplexing; spatial-diversity signals; voltage 1.2 V; Antennas; Detectors; Hardware; MIMO; Multiaccess communication; Vectors; Very large scale integration; Multiple-input multiple-output (MIMO); VLSI; signal detector; soft-output; space-division-multiple-access (SDMA); spatial-diversity (SD); spatial-multiplexing (SM);
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2012.2231706