DocumentCode :
1087264
Title :
A new hardware realization of high-speed fast Fourier transformers
Author :
Liu, Bede ; Peled, Abraham
Author_Institution :
Princeton University, Princeton, NJ
Volume :
23
Issue :
6
fYear :
1975
fDate :
12/1/1975 12:00:00 AM
Firstpage :
543
Lastpage :
547
Abstract :
A new approach to the hardware implementation of high-speed processors dedicated to perform the fast Fourier transform (FFT) in real time is presented. This approach capitalizes on recent advances in semiconductor memory technology to eliminate conventional multipliers, and is shown to offer significant reductions in hardware complexity and power consumption. It also yields a highly modular hardware configuration. A modified floating-point arithmetic is incorporated to allow a wider dynamic range. Using standard available TTL integrated circuits, a throughput of complex data points at a 25 MHz word rate is possible.
Keywords :
Dynamic range; Energy consumption; Fast Fourier transforms; Floating-point arithmetic; Hardware; Integrated circuit technology; Integrated circuit yield; Semiconductor memory; Throughput; Transformers;
fLanguage :
English
Journal_Title :
Acoustics, Speech and Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
0096-3518
Type :
jour
DOI :
10.1109/TASSP.1975.1162740
Filename :
1162740
Link To Document :
بازگشت