DocumentCode :
1088055
Title :
ALADIN: a multilevel testability analyzer for VLSI system design
Author :
Bombana, Massimo ; Buonanno, Giacomo ; Cavalloro, Patrizia ; Ferrandi, F. ; Sciuto, Donatella ; Zaza, Guseppe
Author_Institution :
Italtel Soc. Italiana Telecommun. SpA, Milan, Italy
Volume :
2
Issue :
2
fYear :
1994
fDate :
6/1/1994 12:00:00 AM
Firstpage :
157
Lastpage :
171
Abstract :
In order to cope with tomorrow´s challenges in the microelectronic market, the reliability of the first phases of the design process must be improved. The possibility of applying techniques for testability analysis at these abstract design levels can considerably help in achieving this goal, reducing at the same time system design costs. In this paper we introduce a novel approach for the application of functional testability at system design level and demonstrate the possibility of its application in an industrial environment. Testability conditions referring to both regular and irregular topologies have been defined, formalized and inserted into the knowledge base of the expert system, ALADIN. This tool operates as a testability analyzer able to identify critical areas for testability in designs whose functional modules and local interconnections are known and described in standard VHDL. The architecture of the tool has been defined in order to satisfy the users´ requirements including the integrability into a standard CAD design flow through standard I/O interfaces. Then its application to both a regular and an irregular topology are presented in order to show on real examples which testability conditions apply, and how the tool operates in order to reach the testability assessment. From these industrial case studies, figures of merit are derived from which it is possible to evaluate the importance of the application of such a methodology to system level design.<>
Keywords :
VLSI; circuit CAD; circuit reliability; design for testability; expert systems; logic CAD; ALADIN; CAD design flow; VLSI system design; abstract design levels; design process; expert system; functional modules; functional testability; industrial environment; irregular topologies; local interconnections; microelectronic market; multilevel testability analyzer; regular topologies; reliability; standard I/O interfaces; system design costs; system design level; testability analysis; testability analyzer; testability conditions; Costs; Design automation; Expert systems; Microelectronics; Process design; System analysis and design; System testing; System-level design; Topology; Very large scale integration;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.285743
Filename :
285743
Link To Document :
بازگشت