DocumentCode :
1088502
Title :
Shallow p-wells for fine dimension CMOS circuits
Author :
Lewis, Alan G. ; Partridge, Susan L.
Author_Institution :
General Electric Company, Wembley, England
Volume :
30
Issue :
12
fYear :
1983
fDate :
12/1/1983 12:00:00 AM
Firstpage :
1680
Lastpage :
1693
Abstract :
This paper examines the feasibility of using very shallow p-wells, with depths as low as 0.8 µm, for CMOS devices. Such wells will be essential if the full potential of fine dimension CMOS circuits, with minimum linewidths in the 1-1.5-µm range, is to be realized. A preliminary study of simple breakdown phenomena reveals a limited range of total well doses that axe potentially suitable. The properties of n-channel transistors and simple CMOS circuits utilizing these wells, are extensively studied. Excellent short n-channel characteristics are obtained without the need for any additional channel implants. Successful operation of CMOS inverters and ring oscillators based on 1-µm and 1.5-µm gate length transistors, with supply voltages up to 10 V, is demonstrated and the latchup susceptibility of the structures is outlined. The advantages of using the minimum well doping are illustrated, and no degradation of device or circuit performance even in the shallowest wells is observed.
Keywords :
CMOS process; CMOS technology; Circuits; Electric variables measurement; Fabrication; Laboratories; Mathematics; Physics computing; Silicon; Temperature;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1983.21431
Filename :
1483332
Link To Document :
بازگشت