DocumentCode :
1089711
Title :
Limitations of quasi-static capacitance models for the MOS transistor
Author :
Paulos, J.J. ; Antoniadis, D.A.
Author_Institution :
Massachusetts Institute of Technology, Cambridge, MA
Volume :
4
Issue :
7
fYear :
1983
fDate :
7/1/1983 12:00:00 AM
Firstpage :
221
Lastpage :
224
Abstract :
This letter compares the Meyer [1] and Ward [2,3] quasi-static, intrinsic capacitance formulations for the MOS transistor to an exact, non-quasi-static, incremental analysis of a simplified device. This analysis yields an incremental admittance matrix for the device whose terms are ratios of power series. The Meyer and Ward models are shown to be approximations to this exact solution. Experimental admittance versus frequency data are presented which show good agreement with this theory. The high-frequency modeling of the Ward and Meyer formulations are compared to the data above, and the limitations of these models are discussed.
Keywords :
Admittance; Capacitance; Circuit simulation; Cutoff frequency; MOS capacitors; MOSFETs; Power generation; SPICE; Threshold voltage; Voltage control;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/EDL.1983.25712
Filename :
1483456
Link To Document :
بازگشت