Title :
High-density and reduced latchup susceptibility CMOS technology for VLSI
Author :
Manoliu, J. ; Tseng, F.H. ; Woo, B.J. ; Meier, T.J.
Author_Institution :
Fairchild Advanced Research and Development Laboratory, Palo Alto, CA
fDate :
7/1/1983 12:00:00 AM
Abstract :
Increasing layout density and reducing susceptibility to latchup are two of the most pressing concerns in making CMOS a superior VLSI technology. This work presents a possible solution to these CMOS issues. Significant reductions of the well (in our case p-well) resistance and of the well side diffusion are the results of the incorporation of a heavily doped epitaxial buried layer in the CMOS process. Using this approach n+-p+spacings of 3.5 µm give adequate punchthrough margin for 5-V operation and, compared to a conventional CMOS process, a sevenfold improvement in holding current.
Keywords :
CMOS process; CMOS technology; Circuits; Epitaxial layers; Helium; Implants; Pressing; Resists; Substrates; Very large scale integration;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/EDL.1983.25716