DocumentCode :
1090598
Title :
A high-speed four-bit full adder with a resistor coupled Josephson logic
Author :
Sone, J. ; Yoshida, T. ; Abe, H.
Author_Institution :
Nippon Electric Corporation, Ltd., Kanagawa, Japan
Volume :
4
Issue :
12
fYear :
1983
fDate :
12/1/1983 12:00:00 AM
Firstpage :
428
Lastpage :
429
Abstract :
A four-bit full adder circuit implemented in resistor coupled Josephson logic (RCJL) has been designed and successfully tested with 173-ps critical path delay. The full adder circuit uses dual rail logic with emphasis on high-speed operation. An experimental four-bit adder circuit was fabricated using lead-alloy Josephson IC technology with a 5-µm minimum feature size and a 7-µm minimum junction diameter. The circuit consists of 80 devices with 264 junctions. The minimum critical path delay for the ripple carry adder was measured to be 173 ps/4 bits. This result demonstrates the RCJL potential for high-speed digital applications.
Keywords :
Adders; Circuit testing; Coupling circuits; Delay; Josephson junctions; Logic circuits; Logic devices; Logic testing; Rails; Resistors;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/EDL.1983.25790
Filename :
1483534
Link To Document :
بازگشت