Title :
Novel Spare TSV Deployment for 3-D ICs Considering Yield and Timing Constraints
Author :
Yu-Guang Chen ; Wan-Yu Wen ; Yiyu Shi ; Wing-Kai Hon ; Shih-Chieh Chang
Author_Institution :
Comput. Sci. Dept., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
In 3-D integrated circuits, through silicon via (TSV) is a critical enabling technique to provide vertical connections. However, it may suffer from many reliability issues such as undercut, misalignment, or random open defects. Various fault-tolerance mechanisms have been proposed in literature to improve yield, at the cost of significant area overhead. In this paper, we focus on the structure that uses one spare TSV for a group of original TSVs, and study the optimal assignment of spare TSVs under yield and timing constraints to minimize the total area overhead. We show that such problem can be modeled as a constrained graph decomposition problem. Two efficient heuristics are further developed to address this problem. Experimental results show that under the same yield and timing constraints, our heuristic can reduce the area overhead induced by the fault-tolerance mechanisms by up to 61%, compared with a seemingly more intuitive nearest-neighbor-based heuristic.
Keywords :
fault tolerance; graph theory; integrated circuit reliability; integrated circuit yield; three-dimensional integrated circuits; 3D integrated circuits; constrained graph decomposition problem; fault tolerance mechanisms; nearest neighbor based heuristic; reliability issues; spare TSV deployment; through silicon via; timing constraints; vertical connections; yield constraints; Fault tolerance; Fault tolerant systems; Integrated circuit reliability; Routing; Three-dimensional displays; Through-silicon vias; Timing; 3D IC; Fault-Tolerance; Fault-tolerance; Reliability; TSV; reliability; three dimensional integrated circuits (3-D IC); through silicon via (TSV);
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2014.2385759