DocumentCode :
1092165
Title :
A Design Methodology for MOS Current-Mode Logic Frequency Dividers
Author :
Nonis, Roberto ; Palumbo, Enzo ; Palestri, Pierpaolo ; Selmi, Luca
Author_Institution :
Udine Univ.
Volume :
54
Issue :
2
fYear :
2007
Firstpage :
245
Lastpage :
254
Abstract :
In this work, a methodology for the design of MOS current-mode logic frequency dividers is presented. A mix of hand calculations and circuit simulations is used to relate the power consumption and the frequency of operation. Each latch in the dividers is sized separately in order to minimize the overall power consumption. Furthermore, the effect on the power consumption of circuit parameters such as output swing and voltage gain of the input differential pair is analyzed in detail. The methodology has been applied to dividers by two and dividers by three with 50% output duty cycle
Keywords :
MOS logic circuits; current-mode logic; flip-flops; frequency dividers; logic design; CMOS integrated circuit; MOS current-mode logic; circuit simulations; frequency dividers; hand calculations; latch; low power consumption; CMOS technology; Circuit simulation; Design methodology; Energy consumption; Frequency conversion; Latches; Logic circuits; Logic design; Phase locked loops; Voltage; CMOS integrated circuit; MOS current-mode logic; frequency dividers; low power consumption; odd division ratio with 50% duty cycle;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2006.885999
Filename :
4089121
Link To Document :
بازگشت