Title :
Test structures for propagation delay measurements on high-speed integrated circuits
Author :
Long, Stephen I.
Author_Institution :
University of California, Santa Barbara, CA
fDate :
8/1/1984 12:00:00 AM
Abstract :
The accuracy of high-speed wafer-level measurements on digital IC´s is limited by the probe interface. This limitation strongly encourages the use of built-in on-chip test hardware to reduce the number of critical off-chip high-speed interfaces. A novel synchronous propagation delay test structure is described which will provide accurate parametric data under typical automatic test conditions. Built-in test features added to complex combinational circuits are shown which are useful for delay measurement and which reduce the total number of high-speed I/O connections while still providing acceptable fault coverage in many cases.
Keywords :
Automatic testing; Built-in self-test; Circuit testing; Digital integrated circuits; Hardware; High speed integrated circuits; Integrated circuit measurements; Integrated circuit testing; Probes; Propagation delay;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1984.21663