DocumentCode :
1093500
Title :
Design for testability of sequential circuits
Author :
Sun, X. ; Lombardi, F.
Author_Institution :
Dept. of Comput. Sci., Texas A&M Univ., College Station, TX, USA
Volume :
141
Issue :
3
fYear :
1994
fDate :
5/1/1994 12:00:00 AM
Firstpage :
153
Lastpage :
160
Abstract :
The paper presents a new approach for design-for-testability (DFT) of sequential circuits. The proposed approach is based on augmenting the system under test (SUT) which is modelled as a Mealy machine, with circuitry such that the combinational part of the SUT and the sequential part (i.e. The flip-flops can be tested independently (disjoint testing). A partial parallel scan method is used with a multiphase technique. Two extra input lines are required with no modification to the memory elements. It is proved that the proposed approach provides 100% fault coverage for a single nonredundant fault and requires a significant smaller number of phases than previous scan approaches. Simulation results shows that, for benchmark circuits, the proposed approach requires a significant lower number of tests than previous approaches. The area overhead for either a PLA or a two-level realisation of the combinational part of the SUT is very modest
Keywords :
circuit CAD; design for testability; digital simulation; flip-flops; sequential circuits; Mealy machine; SUT; benchmark circuits; combinational part; design-for-testability; disjoint testing; fault coverage; flip-flops; memory elements; multiphase technique; nonredundant fault; partial parallel scan method; sequential circuits; system under test;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19941099
Filename :
287057
Link To Document :
بازگشت