DocumentCode :
1093622
Title :
Advanced DMOS memory cell using a new isolation structure
Author :
Terada, Kazuo ; Ishijima, Toshiyuki ; Suzuki, Shun´ichi ; Tanno, Kohetsu
Author_Institution :
NEC Corporation, Kawasaki, Japan
Volume :
31
Issue :
9
fYear :
1984
fDate :
9/1/1984 12:00:00 AM
Firstpage :
1308
Lastpage :
1313
Abstract :
Advanced DMOS memory cell structure, which employs a combination of n+buried layer and trench isolation, is proposed. This structure provides a narrower isolation width (∼1.5 µm), about 4 times hold time improvement, higher alpha-particle immunity, and easier p-well design. The alpha-flux acceleration experiment shows that the reflecting potential barrier between n+buried layer and n-substrate reduces the number of diffusing holes from the substrate to about one tenth. A new writing method, which employs capacitance coupling between bit line and charge storage region, is also described. Adopting this writing method, the DMOS cell size can be reduced 20 percent.
Keywords :
Anodes; Capacitance; Diodes; Electron devices; Laboratories; Large scale integration; Microelectronics; National electric code; Transistors; Voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1984.21704
Filename :
1483989
Link To Document :
بازگشت