• DocumentCode
    1094112
  • Title

    Scaling considerations for sub-90 nm split-gate flash

  • Author

    Saha, S.K.

  • Author_Institution
    DSM Solutions, Inc., Los Gatos, CA
  • Volume
    2
  • Issue
    1
  • fYear
    2008
  • fDate
    2/1/2008 12:00:00 AM
  • Firstpage
    144
  • Lastpage
    150
  • Abstract
    A systematic methodology is presented to scale split-gate (SG) flash memory cells in the sub-90 nm regime within the presently known scaling constraints of flash memory. The numerical device simulation results show that the high performance sub-90 nm NOR-type SG cells can be achieved by a suitable channel and source-drain engineering. An asymmetric channel doping profile along with ultra-shallow source-drain junctions was used to achieve the target drain programming voltage (Vsp) for an efficient cell programming while keeping the cell breakdown voltage, BV > Vsp, with tolerable leakage currents. The study shows that with properly optimised technology parameters, 65 nm SG-NOR flash memory can be achieved with an adequate cell read current, a tolerable programmed cell leakage current at the read condition and efficient write and erase times.
  • Keywords
    flash memories; leakage currents; logic gates; NOR-type SG cells; SG-NOR flash memory; asymmetric channel doping profile; cell breakdown voltage; cell programming; leakage currents; programmed cell leakage current; programming voltage; scale split-gate flash memory cells; source-drain engineering; source-drain junctions; suitable channel;
  • fLanguage
    English
  • Journal_Title
    Circuits, Devices & Systems, IET
  • Publisher
    iet
  • ISSN
    1751-858X
  • Type

    jour

  • DOI
    10.1049/iet-cds:20070126
  • Filename
    4464155