DocumentCode :
1094465
Title :
Characterization of charge accumulation and detrapping processes related to latent failure in CMOS integrated circuits
Author :
Greason, William D. ; Chum, Kenneth W K
Author_Institution :
Dept. of Electr. Eng., Univ. of Western Ontario, London, Ont., Canada
Volume :
30
Issue :
2
fYear :
1994
Firstpage :
350
Lastpage :
357
Abstract :
A series of measurements were performed on a variety of custom fabricated CMOS test structures to investigate the latent mode of failure due to ESD. Devices were stressed using the current injection test method and measurement of the quiescent current state was used to detect the failure thresholds. The fault sites were further isolated and the failure mechanisms studied by measuring the electrical characteristics before and after exposure to thermal stimulation and light excitation. An analysis of the oxide trapped charge was performed using measured capacitance-voltage profiles. The measurement procedure is useful in the study of electrostatic phenomena in semiconductor devices. The results further support a charge injection/trapping model for latent failures
Keywords :
CMOS integrated circuits; electrostatic discharge; failure analysis; integrated circuit testing; CMOS integrated circuits; capacitance-voltage profiles; charge accumulation; current injection test method; detrapping processes; device stresses; electrostatic discharge; failure mechanisms; fault sites isolation; latent failure; light excitation; oxide trapped charge; quiescent current state; semiconductor devices; thermal stimulation; Current measurement; Electric variables; Electric variables measurement; Electrostatic discharge; Electrostatic measurements; Failure analysis; Performance analysis; Performance evaluation; Stress measurement; Testing;
fLanguage :
English
Journal_Title :
Industry Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
0093-9994
Type :
jour
DOI :
10.1109/28.287524
Filename :
287524
Link To Document :
بازگشت