DocumentCode :
1094678
Title :
Investigation on device characteristics of MOSFET transistor placed under bond pad for high-pin-count SOC applications
Author :
Ker, Ming-Dou ; Peng, Jeng-Jie
Author_Institution :
Nanoelectronics & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Volume :
27
Issue :
3
fYear :
2004
Firstpage :
452
Lastpage :
460
Abstract :
In the system-on-a-chip (SOC) era, chip layouts of integrated circuit (IC) products become more and more compact for cost reduction. To save layout area for SOC chips, on-chip electrostatic discharge (ESD) protection devices or input/output (I/O) transistors placed under bond pads is a good choice. To ensure that this choice is practicable, a test chip with large size NMOS devices placed under bond pads had been fabricated in a 0.35-μm 1P4M 3.3-V CMOS process for verification. The bond pads of this test chip had been drawn with different layout patterns on the interlayer metals for two purposes. One is to investigate the efficiency against bonding stress applied on the active devices under the bond pads. The other purpose is to reduce the parasitic capacitance of bond pads for high-speed or high-frequency circuit applications. DC characteristics of these devices placed under bond pads had been measured under three conditions: before wire bonding, after wire bonding, and after thermal reliability stresses. After assembly with wire bond package and thermal reliability stresses, the measured results show that there are only little variations between devices under bond pads and devices beside bond pads. This result can be applied to save layout area of IC products by realizing on-chip ESD protection devices or I/O transistors under the bond pads, especially for the high-pin-count SOC.
Keywords :
CMOS integrated circuits; MOSFET; electrostatic discharge; integrated circuit bonding; integrated circuit layout; integrated circuit testing; lead bonding; leakage currents; system-on-chip; thermal stresses; 0.35 micron; 3.3 V; CMOS process; DC characteristics; ESD protection devices; MOSFET transistor; NMOS devices; active devices; bond pad; bonding stress; chip layouts; cost reduction; device characteristics; high-frequency circuit applications; high-pin-count SOC applications; high-speed circuit applications; input-output transistors; integrated circuit products; inter-layer metals; layout area; layout patterns; leakage current; on-chip electrostatic discharge; parasitic capacitance; system-on-a-chip; temperature cycling test; test chip; thermal reliability stresses; thermal shock test; wire bond package; wire bonding; Bonding; Circuit testing; Electrostatic discharge; Integrated circuit layout; MOSFET circuits; Protection; Stress measurement; System-on-a-chip; Thermal stresses; Wire; Bond pad; leakage current; temperature cycling test; thermal shock test;
fLanguage :
English
Journal_Title :
Components and Packaging Technologies, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3331
Type :
jour
DOI :
10.1109/TCAPT.2004.831764
Filename :
1331539
Link To Document :
بازگشت