DocumentCode :
1098153
Title :
A Low Power and Low Signal 5-bit 25 MS/s Pipelined ADC for Monolithic Active Pixel Sensors
Author :
Bouvier, J. ; Dahoumane, Mokrane ; Dzahini, Daniel ; Hostachy, J.Y. ; Lagorio, E. ; Rossetto, O. ; Ghazlane, Hamid ; Dallet, Dominique
Author_Institution :
Univ. Joseph Fourier, Grenoble
Volume :
54
Issue :
4
fYear :
2007
Firstpage :
1195
Lastpage :
1200
Abstract :
For CMOS monolithic active pixels sensor readout, we developed a 5 bit low power analog to digital converter using a pipelined architecture. A non-resetting sample and hold stage is included to amplify the signal by a factor of 4. Due to the very low level of the incoming signal, this first stage compensates both the amplifier offset effect and the input common mode voltage dispersion. The converter consists of three 1.5 bit sub-ADC and a 2 bit flash. We present the results of a prototype, made of eight ADC channels. The maximum sampling rate is 25 MS/s. The total DC power consumption is 1.7 mW/channel on a 3.3 V supply voltage recommended for the process. But at a reduced 2.5 V supply, it consumes only 1.3 mW. The size of each ADC channel layout is only . This corresponds to the pitch of two pixel columns each one would be 20 wide. The full analog part of the converter can be quickly switched to a standby idle mode in less than 1 mum; thus reducing the power dissipation to a ratio better than 1/1000. This fast shutdown is very important for the ILC vertex detector as the total DC power dissipation becomes directly proportional to the low beam duty cycle.
Keywords :
CMOS image sensors; analogue-digital conversion; nuclear electronics; position sensitive particle detectors; CMOS monolithic active pixels sensor; amplifier offset effect; input common mode voltage dispersion; low power analog to digital converter; pipelined ADC; power consumption; power dissipation; vertex detector; Analog-digital conversion; CMOS image sensors; CMOS technology; Dispersion; Energy consumption; Power dissipation; Prototypes; Sensor phenomena and characterization; Signal sampling; Voltage; 1.5 bits per stage; MAPS tracker; low power; pipelined ADC; pixel sensors; switched capacitor design;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2007.903175
Filename :
4291716
Link To Document :
بازگشت