DocumentCode :
1098687
Title :
Modeling Ion-Induced Pulses in Radiation-Hard SOI Integrated Circuits
Author :
Fulkerson, David E. ; Nelson, David K. ; Carlson, Roy M. ; Vogt, Eric E.
Author_Institution :
Honeywell Aerosp., Minneapolis
Volume :
54
Issue :
4
fYear :
2007
Firstpage :
1406
Lastpage :
1415
Abstract :
A common technique for hardening a circuit cell against single-event effects (SEE) is to use an RC delay or other time delay technique to slow down the response of a storage or memory cell. In order for this to work, we must have a good model for the duration of the output voltage pulse due to the ion strike on a given cell. Two-dimensional simulations determine the output voltage pulse shape due to an ion strike on a circuit cell within an integrated circuit. For SOI, the worst-case pulse occurs when the ion strike is near the center of the NMOS body (under the gate). It is very desirable to have a simple SPICE model for the SEE behavior because of the large number of circuit cells that need to be characterized. Two-dimensional (2D) simulations are translated into a ID format, from which closed-form physics-based equations are derived, which are then used in SPICE simulations. Test chips from a 0.15 mum SOI process are used to experimentally determine the LET threshold of six different circuits. The SPICE predictions of LET threshold are in good agreement with the experimental results. Because the SEE pulse widths in SOI circuits are much shorter than those in comparable bulk CMOS circuits, time-delay radiation hardening of SOI can be achieved with much less compromise of the speed of storage or memory cells.
Keywords :
MOS memory circuits; MOSFET; SPICE; SRAM chips; flip-flops; integrated circuit modelling; integrated circuit testing; ion beam effects; radiation hardening (electronics); semiconductor process modelling; silicon-on-insulator; 0.15 mum SOI process; LET threshold; NMOS transistor; SEE pulse widths; SPICE simulations; SRAM cell; Si - Interface; closed-form physics-based equations; flip-flops; ion strike; ion-induced pulses; memory cell; one-dimensional simulations; output voltage pulse model; radiation-hard SOI integrated circuits; single-event effects; storage cell; test chips; time-delay radiation hardening; Circuit simulation; Circuit testing; Delay effects; Integrated circuit modeling; MOS devices; Pulse circuits; Pulse shaping methods; SPICE; Shape; Voltage; Diffusion; Medici; SEE; SEU; SOI; SPICE; drift;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2007.903177
Filename :
4291766
Link To Document :
بازگشت