DocumentCode :
1098723
Title :
A New Three-Dimensional Capacitor Model for Accurate Simulation of Parasitic Capacitances in Nanoscale MOSFETs
Author :
Guo, Jyh-Chyurn ; Yeh, Chih-Ting
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
56
Issue :
8
fYear :
2009
Firstpage :
1598
Lastpage :
1607
Abstract :
A new 3-D gate capacitor model is developed to accurately calculate the parasitic capacitances of nanoscale CMOS devices. The dependences on gate length and width, gate electrode and dielectric thicknesses, gate-to-contact spacing, and contact dimension and geometry are fully incorporated in this model. The accuracy is certified by an excellent match with the 3-D interconnection simulation results for three structures with strip, square, and circular contacts. The features of being free from fitting parameters and proven accuracy over various geometries make this model useful for nanoscale MOSFET parasitic capacitance simulation and analysis. Furthermore, the developed capacitor model in the form of multidimensional integral can easily be deployed in general circuit simulators. This model predicts that the parasitic capacitance C of dominates around 25% of the intrinsic gate capacitance (C gint) in 80-nm MOSFETs and that the near nonscalability with gate length brings the weighting factor C of/C gint above 30%/40%/60% in 65-/45-/32-nm devices. It actually exceeds the limitation defined by the most updated ITRS and reveals itself as a show-stopper in high-speed and high-frequency circuit design.
Keywords :
MOS capacitors; MOSFET; nanocontacts; nanoelectronics; semiconductor device models; 3-D gate capacitor model; 3D interconnection simulation; circular contact; contact dimension; dielectric thickness; gate electrode; gate length; gate width; gate-contact spacing; high-frequency circuit design; high-speed circuit design; intrinsic gate capacitance; multidimensional integral; nanoscale MOSFET; parasitic capacitance simulation; square contact; strip contact; three-dimensional capacitor model; weighting factor; Capacitors; Circuit simulation; Dielectrics; Electrodes; Geometry; MOSFETs; Nanoscale devices; Parasitic capacitance; Semiconductor device modeling; Solid modeling; 3-D capacitor model; MOSFET; nanoscale; parasitic capacitance;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2009.2022679
Filename :
5109649
Link To Document :
بازگشت