DocumentCode :
1099408
Title :
Resistor-loaded high-speed sense circuit for Josephson memory
Author :
Fujita, Shuichi ; Yamamoto, Manabu ; Miyahara, Kazunori ; Nakanishi, Takuji
Author_Institution :
Nippon Telegraph and Telephone Public Corporation, Atsugi, Kanagawa, Japan
Volume :
32
Issue :
3
fYear :
1985
fDate :
3/1/1985 12:00:00 AM
Firstpage :
677
Lastpage :
681
Abstract :
A design and experimental verification of a new high-speed sense circuit for Josephson memory are reported. This sense circuit consists of latching logic circuits with resistive loads and is able to adopt X-Y nonsequential access. It is necessary to decrease base-electrode capacitance of sense gates or to insert dummy inductors in the counter electrodes for the gate in order to realize high-speed memory circuit through word-line impedance matching. In 4-kbit RAM\´s, it was clarified that the gathering circuit which is composed of two-stage OR gates, each of which is composed of an 8-input wired RCL-OR gate, can minimize the gathering delay time. An experimental sense circuit was fabricated using a 5-µm Pb-alloy process, and the read-out time was measured to be about 400 ps using an on-chip sampling circuit.
Keywords :
Capacitance; Counting circuits; Delay effects; Electrodes; Impedance matching; Inductors; Logic circuits; Random access memory; Sampling methods; Time measurement;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1985.21998
Filename :
1484744
Link To Document :
بازگشت