Title :
Design and Optimization of On-Chip Interconnects Using Wave-Pipelined Multiplexed Routing
Author :
Joshi, Ajay J. ; Lopez, Gerald G. ; Davis, Jeffrey A.
Author_Institution :
Massachusetts Inst. of Technol., Cambridge
Abstract :
Every new VLSI technology generation has resulted in interconnects increasingly limiting the performance, area, and power dissipation of new processors. Subsequently, it is necessary to devise efficient interconnect design techniques to reduce the impact of VLSI interconnects on overall system design. New optimizations of a wave-pipelined multiplexed (WPM) interconnect routing circuit are described in this paper. These WPM circuits can be used with current interconnect repeater circuits to further reduce interconnect delay, interconnect area, transistor area, and/or power dissipation. For example, new area constrained WPM circuit optimizations illustrate that the interconnect circuit power can be reduced by 26% or the interconnect performance can be improved by 74%. Moreover, in both these cases, because a significant number of repeaters are eliminated, the transistor area can reduce by 41% or 29%, respectively. Finally, the tolerance of WPM circuits to crosstalk noise, power supply noise, clock skew, and manufacturing variations is also presented. This study of tolerance levels defines the conditions under which the WPM circuit will function correctly, and it is shown in this paper for the first time that WPM circuits are robust enough to operate with variability that can be encountered in deep submicrometer technologies.
Keywords :
VLSI; integrated circuit design; integrated circuit interconnections; network routing; network-on-chip; VLSI technology; clock skew; crosstalk noise; interconnect circuit power; manufacturing variations; on-chip interconnects; power dissipation; power supply noise; repeater circuits; wave-pipelined multiplexed routing; Crosstalk; Delay; Design optimization; Integrated circuit interconnections; Power dissipation; Power generation; Power system interconnection; Repeaters; Routing; Very large scale integration; Low-power high-performance design; on-chip interconnects; on-chip networks; time-division multiplexing (TDM); wave-pipelined multiplexing (WPM);
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2007.902209