DocumentCode :
1100904
Title :
A Simplified Analysis of Processor "Look-Ahead" and Simultaneous Operation of a Multi-Module Main Memory
Author :
Shemer, Jack E. ; Gupta, Someshwar C.
Author_Institution :
IEEE
Issue :
1
fYear :
1969
Firstpage :
64
Lastpage :
71
Abstract :
This paper focuses attention upon the design of a processor and memory system which is structured to achieve a satisfactory balance of processor speed and memory speed when both the processor and input–output controller are simultaneously competing for memory service. A mathematical model is developed to investigate the degree to which the processor is capable of overlapping memory references with instruction execution as a function of respective cycle times, the number of instruction "look-aheads," the number of independent memory modules, and input–output traffic. Utilizing this model, design trade-offs and performance indices are graphically examined for a hypothetical system.
Keywords :
Interlaced memories, mathematical modeling, multi-module memory, overlapped memory access, processor "look-ahead," simultaneous I/O and instruction processing.; Control systems; Counting circuits; Data systems; Delay; Large-scale systems; Logic design; Mathematical model; Process control; Process design; Traffic control; Interlaced memories, mathematical modeling, multi-module memory, overlapped memory access, processor "look-ahead," simultaneous I/O and instruction processing.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/T-C.1969.222526
Filename :
1671119
Link To Document :
بازگشت