Title :
Bus connected neural network hardware system
Author :
Kurokawa, Takashi ; Yamashita, Hiromasa
Author_Institution :
Dept. of Comput. Sci., Nat. Defense Acad., Yokosuka
fDate :
6/9/1994 12:00:00 AM
Abstract :
The authors describe a hardware implementation of a neural network system consisting of bus connected binary neurons. The single binary neuron consists of an FPGA chip, a PLA chip, a 2 kbyte S-RAM chip, and several SSI chips. Eight binary neurons are fabricated on a single printed hoard. As a trial production run, five neuron boards were fabricated. Three neural network applications were installed on the developed system, and were confirmed to work well. All binary neurons in the system can calculate their states in parallel after receiving an ID number of a fired neuron within 300 ns. Thus the binary neural network system leads to a solution ~600 times faster than a software simulator on a DEC5100
Keywords :
logic arrays; microcomputers; neural nets; FPGA chip; PLA chip; SRAM chip; SSI chips; bus connected binary neurons; fired neuron; neural network system; neuron boards;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:19940666