DocumentCode :
1101999
Title :
A static memory cell based on the negative resistance of the gate terminal of p-n-p-n devices
Author :
Shulman, Dima D.
Author_Institution :
Dept. of Electr. Eng., British Columbia Univ., Vancouver, BC, Canada
Volume :
29
Issue :
6
fYear :
1994
fDate :
6/1/1994 12:00:00 AM
Firstpage :
733
Lastpage :
736
Abstract :
We propose a new static memory cell that is based on bistable operation of a three-terminal p-n-p-n device working in the blocking state. The bistable operation is verified by the measurements of Si/amorphous Si prototypes. The experimental prototypes achieve delay times in the nanosecond range when operating with external gate and anode resistors. In order to decrease the power consumption of the memory cell, we propose to operate it with MOS transistor switches instead of the gate resistors. The memory cell can be integrated into VLSI processes, and is of a size suitable for VLSI applications
Keywords :
SRAM chips; VLSI; negative resistance; semiconductor storage; silicon; MOS transistor switches; Si; Si/amorphous Si prototypes; VLSI applications; bistable operation; blocking state; delay times; gate terminal; negative resistance; power consumption; static memory cell; three-terminal p-n-p-n device; Amorphous materials; Anodes; Delay; Electrical resistance measurement; Energy consumption; MOSFETs; Prototypes; Resistors; Switches; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.293121
Filename :
293121
Link To Document :
بازگشت