DocumentCode
1102155
Title
Two-dimensional numerical analysis of latchup in a VLSI CMOS technology
Author
Sangiorgi, Enrico C. ; Pinto, Mark R. ; SWIRHUN, Stanley E. ; Dutton, Robert W.
Author_Institution
University of Bologna, Bologna, Italy
Volume
32
Issue
10
fYear
1985
fDate
10/1/1985 12:00:00 AM
Firstpage
2117
Lastpage
2130
Abstract
The latchup behavior of a VLSI CMOS technology using hybrid Schottky-ohmic contact sources and drains and a high resistivity substrate has been extensively studied via two dimensional numerical simulation. The modeling allows quantitative explanation of the triggering and sustaining behavior of such structures, as well as an accurate characterization of the influence of the various process and geometrical parameters on the resistance to latchup. The technology is compared to a corresponding low resistivity substrate (epi) CMOS technology.
Keywords
CMOS technology; Circuits; Conductivity; Electrostatic measurements; Failure analysis; Impedance; Mathematical model; Numerical analysis; Semiconductor device modeling; Very large scale integration;
fLanguage
English
Journal_Title
Electron Devices, IEEE Transactions on
Publisher
ieee
ISSN
0018-9383
Type
jour
DOI
10.1109/T-ED.1985.22248
Filename
1484994
Link To Document