• DocumentCode
    110317
  • Title

    Flexible-Assignment Calibration Technique for Mismatch-Constrained Digital-to-Analog Converters

  • Author

    Jintae Kim ; Modjtahedi, Siamak ; Chih-Kong Ken Yang

  • Author_Institution
    Electron. Eng. Dept., Konkuk Univ., Seoul, South Korea
  • Volume
    22
  • Issue
    9
  • fYear
    2014
  • fDate
    Sept. 2014
  • Firstpage
    1934
  • Lastpage
    1944
  • Abstract
    This paper presents a calibration technique for mismatch-constrained digital-to-analog converters (DACs). The architecture is based on a fully flexible unit current cell assignment. The calibration is performed in a highly digital manner and does not require adjustment of on-chip analog voltages. The method significantly improves low-frequency linearity of the DAC with low hardware overhead and is ideally applicable to low-frequency calibration or dc-trimming DACs. This paper proposes multitude of algorithms that seek to assign the unit cells to minimize the residual error along with tradeoffs between achievable accuracy and calibration complexity in the algorithms. To validate the proposed calibration method, a prototype currentsteering DAC has been implemented in 90-nm/1.2 V CMOS technology. The implementation is highly regular, making it suitable for the restrictive design rules of deep sub micron process technologies. The experimental result shows that more than 3-b of linearity improvement is achieved by applying the proposed calibration technique, showing that substantial net area saving is possible in comparison with the brute-force sizing method.
  • Keywords
    CMOS integrated circuits; calibration; digital-analogue conversion; CMOS technology; DAC; flexible assignment calibration technique; low frequency linearity; mismatch constrained digital-analog converters; on-chip analog voltage; residual error; size 90 nm; voltage 1.2 V; Algorithm design and analysis; Arrays; Calibration; Linearity; Microprocessors; Routing; Calibration; current steering; digital to analog converter (DAC); flexible routing; number partitioning; number partitioning.;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2013.2279133
  • Filename
    6588973