Title :
A 2Gb/s throughput GaAs digital time switch LSI using LSCFL
Author :
Takada, Tohru ; Shimazu, Yoshihiro ; Yamasaki, Kimiyoshi ; Togashi, Minoru ; Hoshikawa, Keigo ; Idda, Masao
Author_Institution :
NTT Atsugi Electrical Communication Laboratories, Kanagawa, Japan
fDate :
12/1/1985 12:00:00 AM
Abstract :
A GaAs four-channel digital time switch LSI with a 2.0-Gb/s throughput is developed. This switch consists of 4-bit shift registers, data latches, a counter, a control unit, and I/O buffer gates. The LSI includes 1176 devices (FET´s, diodes, and resistors) and its equivalent gate number is 231 gates. Low Power Source Coupled FET Logic (LSCFL) operating in a true/complementary mode is used to ensure high-speed and low-power performance. MESFET´s with 0.55-µm gate length are fabricated by the buried p-layer SAINT process, which satisfactorily suppresses short channel effects. Dislocation-free wafers are also used to provide high chip yields of 75 percent. The propagation delay time of the LSCFL basic circuit is 48 ps/gate with 1.4-mW/equivalent gate. The total power dissipation including input and output buffers is 0.64 W. The LSI speed performance is evaluated by measuring toggle frequency of the 1/4 frequency divider. The divider operates typically at 5.1 GHz, maximum 7.5 GHz. The newly developed high-speed digital time switch LSI makes possible time division switching services in TV and high-definition TV transmission systems.
Keywords :
Counting circuits; Diodes; FETs; Frequency conversion; Gallium arsenide; Large scale integration; Latches; Shift registers; Switches; Throughput;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1985.22411