DocumentCode :
110404
Title :
A Precision Mismatch Measurement Technique for Integrated Capacitor Array Using a Switched Capacitor Amplifier
Author :
Young-Cheon Kwon ; Oh-Kyong Kwon
Author_Institution :
Dept. of Electron. & Comput. Eng., Hanyang Univ., Seoul, South Korea
Volume :
26
Issue :
2
fYear :
2013
fDate :
May-13
Firstpage :
226
Lastpage :
232
Abstract :
This paper presents a precision mismatch measurement method to characterize an integrated capacitor array. Conventional mismatch measurement methods using floating gate capacitance measurement (FGCM) have measurement error due to the large input-referred noise and the small input signal range of the source follower. In order to improve the measurement accuracy, we propose a new measurement method using a parasitic-insensitive switched capacitor amplifier and the correlated double sampling (CDS) technique. The CDS technique eliminates the measurement error from parasitic capacitances, switching errors, and the offset voltage of the amplifier. In order to verify the proposed method, a test chip was fabricated using a 0.18-μm CMOS process. The chip consists of a 4 × 16 metal-insulator- metal capacitor array and a measurement circuit. The measured standard deviation of the capacitance mismatch, σ(ΔCn/<;C>), ranges from 0.0067% to 0.0130%, and the measured standard deviation of the short-term repeatability, σ(Δ(ΔCn/<;C>)), is 0.0025%. These results show that the measurement accuracy of the proposed method is improved by ten times over that of the FGCM method.
Keywords :
CMOS analogue integrated circuits; MIM structures; amplifiers; capacitance measurement; capacitors; measurement errors; precision engineering; sampling methods; switched capacitor filters; CDS technique; CMOS process; FGCM method; capacitance mismatch; conventional mismatch measurement methods; correlated double sampling technique; floating gate capacitance measurement; input signal range; input-referred noise; integrated capacitor array; measured standard deviation; measurement accuracy; measurement circuit; measurement error; metal-insulator-metal capacitor array; offset voltage; parasitic capacitances; parasitic-insensitive switched capacitor amplifier; precision mismatch measurement method; precision mismatch measurement technique; short-term repeatability; source follower; switching errors; Capacitor array mismatch measurement; correlated double sampling (CDS); short-term repeatability; standard deviation of capacitance mismatch; switched capacitor amplifier;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2013.2254731
Filename :
6488873
Link To Document :
بازگشت