DocumentCode :
1105428
Title :
Automatic Layer-Based Generation of System-On-Chip Bus Communication Models
Author :
Gerstlauer, Andreas ; Shin, Dongwan ; Peng, Junyu ; Dömer, Rainer ; Gajski, Daniel D.
Author_Institution :
California Univ., Irvine
Volume :
26
Issue :
9
fYear :
2007
Firstpage :
1676
Lastpage :
1687
Abstract :
With growing market pressures and rising system complexities, automated system-level communication design with efficient design space exploration capabilities is becoming increasingly important. At the same time, customized network-oriented communication architectures become necessary in enabling a high-performance communication among the system components. To this end, corresponding communication design flows that are supported by efficient design automation techniques need to be developed. In this paper, we present a system-level design environment for the generation of bus-based system-on-chip architectures. Our approach supports a two-stage design flow using automated model refinement toward custom heterogeneous communication networks. Starting from an abstract specification of the desired communication channels, our environment automatically generates tailored network models at various levels of abstraction. At its core, an automatic layer-based refinement approach is utilized. We have applied our approach to a set of industrial-strength examples with a wide range of target architectures. Our experimental results show significant productivity gains over a traditional communication design, allowing early and rapid design space exploration.
Keywords :
integrated circuit design; system buses; system-on-chip; automated system-level communication design; automatic layer-based generation; bus-based system-on-chip architectures; design automation; heterogeneous communication networks; network-oriented communication architectures; rapid design space exploration; system components; system-level design environment; system-on-chip bus communication models; Communication networks; Computer architecture; Decision making; Delay; Design automation; Network synthesis; Refining; Space exploration; System-level design; System-on-a-chip; Communication synthesis; embedded systems; heterogeneous multiprocessor system-on-chip (MPSoC); system-level design; transaction-level modeling (TLM);
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2007.895794
Filename :
4294032
Link To Document :
بازگشت