DocumentCode :
1106470
Title :
CMOS device isolation using the selective-etch-and-refill-with-EPI (SEREPI) process
Author :
Kamins, Theodore I. ; Chiang, Shang-yi
Author_Institution :
Hewlett-Packard Laboratories, Palo Alto, CA
Volume :
6
Issue :
12
fYear :
1985
fDate :
12/1/1985 12:00:00 AM
Firstpage :
617
Lastpage :
619
Abstract :
A technique has been developed for forming wells in a silicon substrate for CMOS IC´s with an oxide layer providing lateral isolation between adjacent devices. The silicon in the wells is etched; oxide is formed on the sidewalls of the wells; and the wells are refilled with selectively deposited epitaxial silicon. Ring oscillators and submicrometer n- and p-channel MOS transistors have been fabricated using this isolation technique, and special latch-up test structures have been investigated.
Keywords :
Anisotropic magnetoresistance; CMOS process; Circuit testing; Etching; Fabrication; Geometry; MOSFETs; Ring oscillators; Silicon; Substrates;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/EDL.1985.26251
Filename :
1485404
Link To Document :
بازگشت