DocumentCode :
1106874
Title :
Impact of Line-Edge Roughness on FinFET Matching Performance
Author :
Baravelli, Emanuele ; Dixit, Abhisek ; Rooyackers, Rita ; Jurczak, Malgorzata ; Speciale, Nicolò ; De Meyer, Kristin
Volume :
54
Issue :
9
fYear :
2007
Firstpage :
2466
Lastpage :
2474
Abstract :
As a result of CMOS scaling, the critical dimension (CD) of integrated circuits has been shrinking. At sub-45 nm nodes, in which FinFET is a viable device architecture, line-edge roughness (LER) in current Si-based technologies forms a significant fraction of the line CD. In such cases, analyzing the impact of LER on FinFET performance is vital for meeting various device specifications. The impact of LER on the matching performance of FinFETs is investigated through statistical device simulations, comparing the relative importance of fin- and gate-LER. Fin-LER is shown to significantly degrade FinFET matching performance under DC and transient operations. Combining our device simulation results with experimental data, it is shown that fin-LER will dominate the intra-bit-cell stochastic mismatch in FinFET static random access memories at the LSTP-32-nm node. The electrical performance of spacer-defined fin (SDF) and resist-defined fin (RDF) patterning technologies has been compared. It is shown that, with respect to RDF patterning, the spacer-defined process has the potential to improve FinFET matching performance by 90%.
Keywords :
CMOS integrated circuits; field effect transistors; random-access storage; silicon; CMOS scaling; FinFET matching performance; RDF; SDF; critical dimension; integrated circuits; line-edge roughness; resist-defined fin; silicon; spacer-defined fin; static random access memory; statistical device simulations; stochastic mismatch; CMOS integrated circuits; CMOS technology; Degradation; FinFETs; Integrated circuit technology; Performance analysis; Resource description framework; SRAM chips; Space technology; Stochastic processes; CMOS technology; FinFET; fully depleted silicon-on-insulator (FDSOI); line-edge roughness (LER); spacer-defined patterning; transistor matching;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2007.902166
Filename :
4294184
Link To Document :
بازگشت