DocumentCode :
1106943
Title :
Fast Identification of Critical Electrical Disturbs in Nonvolatile Memories
Author :
Chimenton, Andrea ; Olivo, Piero
Author_Institution :
Ferrara Univ., Ferrara
Volume :
54
Issue :
9
fYear :
2007
Firstpage :
2438
Lastpage :
2444
Abstract :
We propose a new methodology for a fast top-down identification of disturbs in large arrays of nonvolatile memories. The new strategy aims at providing the set of all the effective and dangerous disturbs present in a technology with no a priori selection of the physical mechanisms to be targeted. No simulations are needed, and neighbor-cell influence on disturb is empirically taken into account. This top-down strategy requires a limited set of experimental measurements and provides, in a fast "one-shot" approach, a complete disturb assessment, including the effects of new failure mechanisms. Experimental results on nonconventional floating gate Flash test chips are shown and discussed in order to demonstrate the features and the validity of the proposed methodology.
Keywords :
failure analysis; integrated circuit reliability; integrated circuit testing; logic testing; random-access storage; critical electrical disturbs; disturb assessment; failure mechanisms; fast top-down identification; neighbor-cell influence; nonconventional floating gate Flash test chips; nonvolatile memories; Computer simulation; Failure analysis; Nonvolatile memory; Particle measurements; Production; Read-write memory; Semiconductor device measurement; Testing; Voltage; Writing; Electrical disturb; nonvolatile memory (NVM); reliability; testing;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2007.902237
Filename :
4294191
Link To Document :
بازگشت