Title :
Low-Complexity Digit-Serial and Scalable SPB/GPB Multipliers Over Large Binary Extension Fields Using (b,2)-Way Karatsuba Decomposition
Author :
Chiou-Yng Lee ; Chun-Sheng Yang ; Meher, Bimal Kumar ; Meher, Pramod Kumar ; Jeng-Shyang Pan
Author_Institution :
Dept. of Comput. Inf. & Network Eng., Lunghwa Univ. of Sci. & Technol., Taoyuan, Taiwan
Abstract :
Shifted polynomial basis (SPB) and generalized polynomial basis (GPB) are two variations of polynomial basis representation. SPB/GPB have potential for efficient bit-level and digit-level implementations of multiplication over binary extension fields. This paper presents a (b,2)-way KA decomposition for digit-serial multiplication with low-space complexity. Based on the proposed parallel (b,2)-way KA scheme, we derive a novel scalable SPB/GPB multiplier. Analytical results show that the proposed multiplier could achieve the desired trade-off between space and time complexities. Our proposed multiplier is modular, regular, and suitable for very-large-scale integration (VLSI) implementations. It involves significantly less area complexity, less computation time and less energy consumption compared to the existing digit-serial and scalable multipliers.
Keywords :
VLSI; multiplying circuits; polynomials; public key cryptography; (b,2)-way Karatsuba decomposition; SPB-GPB multipliers; VLSI; binary extension fields; elliptic curve cryptography; generalized polynomial basis; low-complexity digit-serial multiplication; shifted polynomial basis; very large scale integration; Complexity theory; Computer architecture; Delays; Hardware; Logic gates; Polynomials; Pulse width modulation; Elliptic curve cryptography (ECC); Karatsuba algorithm; pairing computation; shifted polynomial basis;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2014.2335031