DocumentCode :
1107546
Title :
Algebraic Fault Analysis for Constrained Combinational Networks
Author :
Whitney, Gordon E.
Issue :
2
fYear :
1971
Firstpage :
141
Lastpage :
148
Abstract :
A sequential machine that processes its inputs without changing state can be represented as a constrained combinational network. A system of Boolean equations that represent such a network must include assertions that formalize the required constraints. These constraints can be expressed as assertions about certain gate inputs and certain gate outputs within the network. In such networks, redundant and partially redundant gates are not pathological. The fault analysis method presented provides for the testing of both sides of an irredundant gate and for the detectable side of a partially redundant gate.
Keywords :
Axiomatic processing, Boolean logic, combinational networks, digital fault analysis, heuristic searching, syntactic reduction.; Boolean functions; Circuit faults; Data structures; Difference equations; Fault detection; Flip-flops; Labeling; Pathology; Sufficient conditions; System testing; Axiomatic processing, Boolean logic, combinational networks, digital fault analysis, heuristic searching, syntactic reduction.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/T-C.1971.223203
Filename :
1671796
Link To Document :
بازگشت