DocumentCode :
1107838
Title :
A new analytical three-dimensional model for substrate resistance in CMOS latchup structures
Author :
Chen, Ming-Jer ; Wu, Ching-Yuan
Author_Institution :
National Chiao Tung University, Hsin-Chu, Taiwan, Republic of China
Volume :
33
Issue :
4
fYear :
1986
fDate :
4/1/1986 12:00:00 AM
Firstpage :
489
Lastpage :
493
Abstract :
A new analytical model based on solving the three-dimensional Laplace equation has been developed to calculate the substrate-spreading resistance of a latchup-sensitive path in internal CMOS structures. This model also provides an analytical closed-form expression for the substrate potential as functions of the structural parameters in the substrate, the dimensions of majority-carrier injector, and the majority-carrier current density across the injector. The calculated results based on the developed model have been compared with existing experimental results, and good agreement has been obtained.
Keywords :
Analytical models; Boundary conditions; CMOS technology; Circuits; Current density; Epitaxial layers; Laplace equations; Semiconductor device modeling; Semiconductor process modeling; Substrates;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1986.22517
Filename :
1485734
Link To Document :
بازگشت