DocumentCode :
1108750
Title :
Precision measurement technique of integrated MOS capacitor mismatching using a simple on-chip circuit
Author :
Urukawa, Masakazuf ; Hatano, Hidetoshi ; Hanihara, K.
Author_Institution :
Pioneer Video Corporation, Kofu City, Yamanashi, Japan
Volume :
33
Issue :
7
fYear :
1986
fDate :
7/1/1986 12:00:00 AM
Firstpage :
938
Lastpage :
944
Abstract :
A precision measurement technique of the capacitor mismatchings of integrated circuits has been required, that is insensitive to parasitic capacitors on the chip, stray capacitors in measurement circuits, and external noises. A new ac measurement technique is developed here that uses an on-chip source-follower circuit and a simple algorithm. The source-follower circuit lowers the output impedance and thereby excludes the effects of external noises and stray capacitors in measurement circuits. In the present technique, capacitively divided ac voltage after the bandpass filter is measured in two steps by exchanging the terminals of the serial capacitors using external switches. Capacitor mismatching, defined by the relative capacitance tolerance \\Delta C/C , is derived as the ratio of the difference between the two measured voltages to their average. This derivation significantly reduces errors arising from parasitic capacitors on the chip, the nonlinearity of the source-follower circuit, and the pulse wave that can give the gate bias voltage of the source-follower transistor. The measurement error is estimated to be, in the worst case, 0.1 percent of \\Delta C/C .
Keywords :
Circuit noise; Impedance; Integrated circuit measurements; Integrated circuit noise; MOS capacitors; Measurement techniques; Noise measurement; Semiconductor device measurement; Switched capacitor circuits; Voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1986.22599
Filename :
1485816
Link To Document :
بازگشت