DocumentCode :
1109215
Title :
Codes for Error Correction in High-Speed Memory Systems—Part I: Correction of Cell Defects in Integrated Memories
Author :
Srinivasan, Chitoor V.
Author_Institution :
IEEE
Issue :
8
fYear :
1971
Firstpage :
882
Lastpage :
888
Abstract :
This paper introduces two schemes to correct bit errors caused by defective memory cells in high-speed random-access memory systems. The schemes are addressed to word-organized memories produced by the integrated technologies. One of the two schemes calls for encoding of input information and the other does not. The schemes are simple, economical for the technologies concerned, and exhibit a regularity which makes it possible to fabricate the necessary additional hardware within the same technology.
Keywords :
Cell defects, coding, error correction, integrated, memories.; Computer errors; Decoding; Delay effects; Encoding; Environmental economics; Error correction; Error correction codes; Hardware; Redundancy; Thin film transistors; Cell defects, coding, error correction, integrated, memories.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/T-C.1971.223365
Filename :
1671958
Link To Document :
بازگشت