DocumentCode :
1109309
Title :
Systolic architectures for connected speech recognition
Author :
Charot, Francçis ; FRISON, Patrice ; Quinton, Patrice
Author_Institution :
IRISA, Campus De Beaulieu, Rennes Cedex, France
Volume :
34
Issue :
4
fYear :
1986
fDate :
8/1/1986 12:00:00 AM
Firstpage :
765
Lastpage :
779
Abstract :
Systolic arrays for two connected speech recognition methods are presented. The first method is based on the dynamic time warping algorithm which is applied directly on acoustic feature patterns. The second method is the probabilistic matching algorithm which requires that the input sentence be preprocessed by a phonetic analyzer. It is shown that both methods may be implemented on either a two-dimensional or a linear systolic array. Advantages of each of these implementations are discussed. The architecture of a 12 000 transistors programmable NMOS prototype IC, which can be used as the basic processor of the probabilistic matching systolic arrays, is presented.
Keywords :
Computer architecture; Data preprocessing; Heuristic algorithms; Parallel architectures; Pipelines; Prototypes; Speech recognition; Systolic arrays; Very large scale integration; Vocabulary;
fLanguage :
English
Journal_Title :
Acoustics, Speech and Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
0096-3518
Type :
jour
DOI :
10.1109/TASSP.1986.1164918
Filename :
1164918
Link To Document :
بازگشت