DocumentCode :
1109441
Title :
Simultaneous Measurement of PWB and Chip Package Warpage Using Automatic Image Segmentation
Author :
Powell, Reinhard E. ; Ume, I. Charles
Author_Institution :
Schlumberger Reservoir Completions Center, Rosharon
Volume :
30
Issue :
3
fYear :
2007
Firstpage :
500
Lastpage :
508
Abstract :
The shadow moire and projection moire techniques are widely used methods for measuring printed wiring board (PWB) and PWB assembly (PWBA) warpage. Both methods have high resolution, high accuracy and are suitable for use in an online environment. When measuring the warpage of a bare PWB, maximum warpage across the PWB is calculated by subtracting the minimum out-of-plane displacement on the PWB from the maximum out-of-plane displacement on the PWB. However, when the PWB is populated with electronic components (chip packages); the difference between the maximum and minimum out-of-plane displacements on the PWBA is not the warpage of the PWB or the warpage of the chip packages. In order to use warpage measurement methods such as the shadow and projection moire techniques to accurately and separately determine the warpage of a PWB and chip packages in a PWBA, an automated chip package segmentation algorithm is developed and will be presented in this paper. The automated algorithm is based on active contour models (snakes) and can be used to detect chip package locations on an out-of-plane displacement image of a PWBA. This paper will discuss the characteristics of the automated algorithm, which is applicable to all warpage measurement methods, not just the out-of-plane moire methods. Warpage case studies of PWBs populated with plastic ball grid array chip packages measured using the projection moire technique will also be presented and will show that the developed algorithm along with a warpage measurement method is a powerful tool for measuring the warpage of populated PWBs.
Keywords :
ball grid arrays; chip scale packaging; electronic engineering computing; image segmentation; printed circuits; PWB; active contour models; automatic image segmentation; chip package warpage; chip packages; electronic components; out-of-plane displacement; plastic ball grid array chip packages; printed wiring board; projection moire techniques; Assembly; Electronic packaging thermal management; Electronics packaging; Fatigue; Image segmentation; Manufacturing; Residual stresses; Semiconductor device measurement; Thermomechanical processes; Wiring; Plastic ball grid array (PBGA); printed wiring board assembly (PWBA); projection moirÉ and segmentation; warpage measurement;
fLanguage :
English
Journal_Title :
Components and Packaging Technologies, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3331
Type :
jour
DOI :
10.1109/TCAPT.2007.900066
Filename :
4295162
Link To Document :
بازگشت