DocumentCode :
11095
Title :
Interconnect Testing and Test-Path Scheduling for Interposer-Based 2.5-D ICs
Author :
Ran Wang ; Chakrabarty, Krishnendu ; Bhawmik, Sudipta
Author_Institution :
Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
Volume :
34
Issue :
1
fYear :
2015
fDate :
Jan. 2015
Firstpage :
136
Lastpage :
149
Abstract :
Interposer-based 2.5-D integrated circuits (ICs) are seen today as a first step toward the eventual industry adoption of 3-D ICs based on through-silicon vias (TSVs). The TSVs and the redistribution layer (RDL) in the silicon interposer, and micro-bumps in the assembled chip must be adequately tested for product qualification. We present an efficient interconnect-test solution that targets TSVs, RDL wires, and micro-bumps for shorts, opens, and delay faults. The proposed test technique is fully compatible with the IEEE 1149.1 Standard. To reduce test cost, we also present a test-path design and scheduling technique that minimizes a composite cost function based on test time and the design-for-test overhead in terms of additional TSVs and micro-bumps needed for test access. The locations of the dies on the interposer are taken into consideration in order to determine the order of dies in a single test path. We present simulation results to demonstrate the effectiveness of fault detection, and synthesis results to evaluate the hardware cost per die relative to the IEEE 1149.1 Standard. We also present test-path design and test-scheduling results to highlight the effectiveness of the optimization technique.
Keywords :
design for testability; integrated circuit interconnections; integrated circuit testing; optimisation; scheduling; three-dimensional integrated circuits; IEEE 1149.1 standard; assembled chip; design for test overhead; interconnect testing; interposer based 2.5D integrated circuits; redistribution layer; silicon interposer; test path scheduling; through silicon vias; Integrated circuit interconnections; Registers; Silicon; Standards; Testing; Wires; 2.5-D IC; 2.5D IC; boundary scan; interconnect test; silicon interposer; test-path scheduling;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2014.2365097
Filename :
6936331
Link To Document :
بازگشت