DocumentCode :
1109937
Title :
A Real-Time Image-Feature-Extraction and Vector-Generation VLSI Employing Arrayed-Shift-Register Architecture
Author :
Yamasaki, Hideo ; Shibata, Tadashi
Author_Institution :
Univ. of Tokyo, Tokyo
Volume :
42
Issue :
9
fYear :
2007
Firstpage :
2046
Lastpage :
2053
Abstract :
A feature-extraction and vector-generation VLSI has been developed for real-time image recognition. An arrayed-shift-register architecture has been employed in conjunction with a pipelined directional-edge-filtering circuitry. As a result, it has become possible to scan an image, pixel by pixel, with a 64 x 64-pixel recognition window and generate a 64-dimensional feature vector in every 64 clock cycles. In order to determine the threshold for edge-filtering operation adaptive to local luminance variation, a high-speed median circuit has been developed. A binary median search algorithm has been implemented using high-precision majority voting circuits working in the mixed-signal principle. A prototype chip was designed and fabricated in a 0.18-mum 5-metal CMOS technology. A high-speed feature vector generation in less than 9.7 ns/vector element has been experimentally demonstrated. It is possible to scan a VGA-size image at a rate of 6.1 frames/s, thus generating as many as 1.5 x 106 feature vectors per second for recognition. This is more than 103 times faster than software processing running on a 3-GHz general-purpose processor.
Keywords :
CMOS integrated circuits; VLSI; edge detection; feature extraction; mixed analogue-digital integrated circuits; shift registers; CMOS technology; arrayed-shift-register architecture; binary median search algorithm; feature vector-generation VLSI; frequency 3 GHz; high-precision majority voting circuits; high-speed median circuit; image-feature-extraction VLSI; mixed-signal technology; pipelined directional-edge-filtering circuitry; real-time image recognition; size 0.18 mum; CMOS technology; Circuits; Face detection; Feature extraction; Image edge detection; Image recognition; Object recognition; Pixel; Signal processing algorithms; Very large scale integration; Edge detection; feature extraction; image processing; image recognition; median filter; mixed-signal circuit;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.903099
Filename :
4295209
Link To Document :
بازگشت