Title :
AT2-optimal Galois field multiplier for VLSI
Author :
Fürer, Martin ; Mehlhorn, Kurt
Author_Institution :
Dept. of Comput. Sci., Pennsylvania State Univ., University Park, PA, USA
fDate :
9/1/1989 12:00:00 AM
Abstract :
VLSI designs for Galois field multipliers, which are central in many encoding and decoding procedures for error-detecting and error-correcting codes, are presented. An AT2-optimal Galois-field multiplier based on AT 2-optimal integer multipliers for a synchronous VLSI model is exhibited. Galois field multiplication is done in two steps. First two polynomials (of degree n-1) over Zp are multiplied, and then the resulting polynomial is reduced modulo a fixed irreducible polynomial (of degree n). Multiplication of polynomials is done by discrete Fourier transform (DFT). For p=2, the procedure is more involved for Z p[x] than for Z[x]. An extension to the case of variable p is included and some open problems are stated
Keywords :
VLSI; decoding; digital arithmetic; encoding; multiplying circuits; AT2-optimal Galois field multiplier; VLSI; decoding; discrete Fourier transform; encoding; error detection codes; error-correcting codes; integer multipliers; open problems; polynomials; Arithmetic; Circuits; Computer architecture; Computer science; Discrete Fourier transforms; Error correction codes; Galois fields; Mathematics; Polynomials; Very large scale integration;
Journal_Title :
Computers, IEEE Transactions on