DocumentCode :
1110420
Title :
A design approach for self-diagnosis of fault-tolerant clock synchronization
Author :
Lu, Meiliu ; Zhang, Dejing ; Murata, Tadao
Author_Institution :
Illinois Univ., Chicago, IL, USA
Volume :
38
Issue :
9
fYear :
1989
fDate :
9/1/1989 12:00:00 AM
Firstpage :
1337
Lastpage :
1341
Abstract :
A general design approach for self-diagnosis of faulty clocking modules in a fault-tolerant clock synchronization (FTCS) system is presented. The approach is based on a statistical testing method. The major advantages are better self-stability control and lower overhead. The design methodology includes a self-diagnosis algorithm to transform a partially self-stabilizing clocking system into a self-stabilizing one. Compound to partially self-stabilizing clocking systems, this approach offers several advantages. First, the self-stabilization of the FTCS system is achieved with the support of repair techniques. Second, the system availability for performing synchronization and coordinated actions is controlled by the designer. Third, the transformation overhead is kept to a minimum. Finally, the approach is not limited to the situation in which single clock failure occurs between successive diagnoses
Keywords :
clocks; fault tolerant computing; synchronisation; design approach; fault-tolerant clock synchronization; faulty clocking modules; self-diagnosis; self-diagnosis algorithm; self-stability control; self-stabilization; statistical testing method; system availability; transformation overhead; Automatic testing; Availability; Clocks; Computer science; Design methodology; Fault tolerance; Fault tolerant systems; Sampling methods; Statistical analysis; Synchronization;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.29477
Filename :
29477
Link To Document :
بازگشت